Part Number Hot Search : 
NTE2389 BHGAA SR17CJ6 30N3200 20DEM FM180 A9406341 P2805
Product Description
Full Text Search
 

To Download A017CN01V4 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  do c. ver s io n: 0 .6 to tal p a ge s : 5 6 dat e : 2 0 0 7 .1 .1 8 note: the content of this specification is subject to change. ? 2007 au optronics all rights reserved, do not copy. model name: a017cn01 v4 product specification 1.7 color tft-lcd module < > preliminary specification < > final specification www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 1 / 56 record of revision version revise date p a ge content 0 .0 2 5 /ma y/ 2 0 0 6 ne w cr e ate 0 .1 1 6 /ma y/ 2 0 0 6 update ee part. 0 .2 0 3 /j u l y/2 0 0 6 6,32~33 up d at e e e p ar t 25 ~ 27 add internal avdd applicatoin circuit 29 ~ 56 remove the related data about 1 led. 0.3 22/sep/2006 29 add register function a. gamma select b. internal voltage s elect c. internal voltage enabl e select 0.4 04/oct/2006 21~27 add a mark for switch 0.5 05/oct/2006 8 modify suggested led current 0.6 18/j an/2007 40,43 reminder for mchanical designer www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 2 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. content a. physical specifications ......................... ................................................... ................................................4 b. electrical specifications....................... ................................................... .................................................5 1. pin assignment .................................. ................................................... ................................................... .5 2. absolute maximum ratings ........................ ................................................... ...................................6 3. electrical characteristics ...................... ................................................... .........................................7 a. typical operating conditions (gnd = avss = 0v) .. ................................................... .............7 b. current characteristics (gnd = avss = 0v)....... ................................................... ..................7 c. led driving conditions.......................... ................................................... ...............................8 4. ac timing....................................... ................................................... ..............................................8 a. digital signal ac characteristic................ ................................................... ...........................8 b. ups051 timing conditions ........................ ................................................... ...........................9 c. ups052 timing conditions ........................ ................................................... .........................12 d. ccir656 timing conditions ....................... ................................................... ........................15 e. yuv timing...................................... ................................................... ..................................17 f. charge pump structure........................... ................................................... .............................21 5. reference circuit ............................... ................................................... .........................................22 6. serial interface & register table............... ................................................... .................................28 a. serial interface format......................... ................................................... ................................28 b. configuration of serial data at sda terminal is at below ........................................... ...........28 c. register parameters............................. ................................................... ................................29 d. detail register description..................... ................................................... ............................30 c. optical specification (note 1, note 2, note 3).. ................................................... .................................38 d. reliability test items.......................... ................................................... .................................................40 e. packing form .................................... ................................................... ..................................................4 1 f. outline dimension ............................... ................................................... ............ e` e` e` e` ! x` x` x` x` g. application notes ............................... ................................................... ................................................43 1. stand-by timing................................. ................................................... ..........................................44 2. power on sequence............................... ................................................... .......................................45 3. power off sequence .............................. ................................................... .......................................46 3. recommend ups051 (9.7 mhz) power on/off setting. ................................................... ..............47 4. recommend ups052 320rgb mode (24.54 mhz) power o n/off setting.....................................4 8 5. recommend ups052 360rgb mode (27mhz) power on/of f setting.......................................... .49 6. recommend yuv mode a 640y 320crcb (24.54 mhz) po wer on/off setting............................50 7. recommend yuv mode a 720y 360crcb (27 mhz) power on/off setting.................................51 8. recommend yuv mode b 640y 320crcb (24.54 mhz) po wer on/off setting............................52 9. recommend yuv mode b 720y 320crcb (27 mhz) power on/off setting.................................53 10. recommend ccir656 mode (27 mhz) power on/off se tting.............................................. .......54 www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 3 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 11. difference between this model and previous mode ls (a017cn01 v0 ~ v2) ............................55 a. vcom dc setting................................. ................................................... ..............................55 b. vcom couple capacitor ........................... ................................................... .........................55 c. pwm rc parameters ............................... ................................................... ...........................56 d. esd protection.................................. ................................................... ..................................56 www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 4 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. note 1: refer to fig. 4 a. physical specifications no. item specification remark 1 display resolution (dot) 480 (w) 240 (h) 2 active area (mm) 34.08 (w) 25.56 (h) 3 screen size (inch) 1.68 (diagonal) 4 dot pitch (mm) 0.071 (w) 0.1065 (h) 5 color configuration r. g. b. delta 6 overall dimension (mm) 41.58 (w) 37.26(h) 2.8 (d) note 1 7 weight (g) 9 8 panel surface treatment hard coating (3h) www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 5 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. b. electrical specifications 1. pin assignment pin no symbol i/o description remark 1 vcom i common electrode driving voltage 2 vglc c pins to connect capacitance for negative h igh power supply 3 vgl c negative low power supply for gate driver o utput: -12.5v 4 c4p c pins to connect capacitance for power circu itry 5 c4m c pins to connect capacitance for power circ uitry 6 vgh c positive power supply for gate driver outpu t: +12.5v 7 frp o frame polarity output for vcom 8 vcac c define the amplitude of the vcom swing 9 vint3 c intermediate voltage for charge pump 10 c3p c pins to connect capacitance for power circuitry 11 c3m c pins to connect capacitance for power circuitry 12 vint2 c intermediate voltage for charge pump 13 c2p c pins to connect capacitance for power circ uitry 14 c2m c pins to connect capacitance for power circ uitry 15 vint1 c intermediate voltage for charge pump 16 c1p c pins to connect capacitance for power circuitry 17 c1m c pins to connect capacitance for power circ uitry 18 pgnd p charge pump power gnd 19 pvdd p charge pump power vdd 20 drv o gate signal for the power transistor of th e boost converter 21 led anode p for led anode voltage 22 gnd p digital gnd 23 fb p/i led cathode and main boost regulator feedback input 24 avdd p analog power supply 25 gnd p digital gnd 26 vcc p digital power supply 27 cs i serial communication chip select 28 sda i/o serial communication data input/output 29 scl i serial communication clock input 30 hsync i horizontal sync input 31 vsync i vertical sync input 32 dclk i clock input: 33 d7 i data input: msb www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 6 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 34 d6 i data input: 35 d5 i data input: 36 d4 i data input: 37 d3 i data input: 38 d2 i data input: 39 d1 i data input: 40 d0 i data input: lsb i: input; o: output. p: power. i/o input/output c: capacitor pin. p/i: power / input note: definition of scanning direction. refer to fi gure as below top 2. absolute maximum ratings item symbol condition min. max. unit remark v cc gnd = 0 -0.5 7.0 v digital power supply av dd av ss = 0 -0.5 7.0 v analog power supply power voltage pv dd pv ss = 0 -0.5 7.0 v charge pump power supply input signal voltage data - -0.3 3.6 v input signal voltage vcom -2.9 5.2 v vcom dc voltage operating temperature topa - 0 60 ambient temperature storage temperature tstg - -25 70 ambient temperature www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 7 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 3. electrical characteristics a. typical operating conditions (gnd = avss = 0v) note 1: a build-in power on reset circuit for pv dd and v cc is provided within the integrated lcd driver ic. t he lcd module is in power saving mode in default, and stand-by releasing is required after v cc power on through serial control. pleaser refer to the register stb setting for detail. b. current characteristics (gnd = avss = 0v) item symbol min. typ. max. unit remark v cc 2.7 3.3 3.6 v digital power supply pv dd 3.0 3.3 3.6 v analog power supply power voltage pv dd 3.0 3.3 3.6 v charge pump power supply h level v oh vcc-0.4 - vcc v output signal voltage l level v ol gnd - gnd+0.4 v h level v ih 0.7xv cc - v cc v input signal voltage l level v il gnd - 0.3v cc v v cac 5.4 5.8 6.4 v v vcom voltage v cdc 0.6 0.8 1.0 v v drv output voltage v drv 0 - v cc v analog stand by current ist - - 100 ua dclk is stopped parameter symbol condition min. typ. max. unit remark input current for v cc i vcc (pin 27) v cc =3.3v -- 2 4 m a input current for av dd i avdd (pin 25) av dd =3.3v -- 2.5 3 m a input current for pv dd i pvdd (pin 19) pv dd =3.3v -- 8 10 ma f dclk = 24.54mhz (ups052) other registers are default settings h level ioh - 400 - ua output current l level iol - -400 - ua analog stand by current i ast av dd =3.3v - 50 100 ua digital stand by current i dst v cc =3.3v - -- 100 ua stb = ?l? and all function are shutdown drv output current i drv v cc = 3.0v drv = 0.7v - - 100 ma www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 8 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. c. led driving conditions note: led typical voltage 3.8v is base on internal led driver (led driving voltage: typical =3.2v, max=3.8v), please refer to 5. refere nce circuit. 4. ac timing a. digital signal ac characteristic parameter symbol min. typ. max. unit remark led current i l 25 ma led voltage v l - 3.8 4.4 v note parameter symbol condition min. typ. max. unit. 9.7mhz (ups051 mode) - 103 - 24.54 mhz (ups052 320, yuv640 mode) - 40 - dclk cycle time tcph (30 ? 70%) 27 mhz (ups052 320, ccir656, yuv 720 mode) - 37 - ns 9.7mhz (ups051 mode) - 4.6 - 24.54 mhz (ups052 320, yuv640 mode) - 1.8 - dclk raising/falling time tslew 27 mhz (ups052 320, ccir656, yuv 720 mode) - 1.6 - ns dclk duty cycle tcwh/tcwl 40 50 60 % tcph data set-up time tdsu 12 - - data hold time tdhd 12 - - ns 70% 1 2 dclk din tcph tcwh tcwl 70% 30% 70% 70% last // / / last data 2nd data first data tdsu 70% 30% tdhd 70% 30% t slew tdsu tdsu www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 9 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. b. ups051 timing conditions note 1: ups051 horizontal back porch time (t hbp ) is adjustable by setting register ddl; requiremen t of minimum back porch time and minimum front porch tim e must be satisfied. note 2: ups051 vertical back porch time (t vbp ) is adjustable by setting register hdl; requiremen t of minimum back porch time and minimum front porch time must b e satisfied. note 3: both interlace and non-interlace mode can b e accepted. note 4: min. and max. value of vsync period are rel ated to hsync period and vs back porch. note 5: this chip supports both interlace & non-int erlace mode. note 6: please keep frame over 50 hz to get the bet ter display quality. parameter symbol min. typ. max. unit. remark dclk frequency 1/t dclk 8 9.7 12 mhz period t h 580 616 649 dclk display period t hdisp 480 dclk back porch t hbp 84 100 115 dclk front porch t hfp 0 36 - dclk hsync pulse width t hsw 1 20 50 dclk note 1 odd period even t v note 4 262.5 note 4 t h odd display period even t vdisp 240 t h odd 11 18 24 back porch even t vbp 10.5 17.5 23.5 t h odd 0 4.5 - front porch even t vfp 0 5 - t h odd vsync pulse width even t vsw 1 - - dclk note 2, 3, 5, 6 data set-up time t ds 12 ns data hold time t dh 12 ns www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 10 / 56 hsync dclk data invalid data 1 2 3 4 477 478 479 480 invalid data ups051 input horizontal signal t hsw t hbp t ds t dh t dclk t hdisp t hfp t h www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 11 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. ups051 input vertical signal vsync hsync data invalid data invalid data line 1 line 2 line 3 line 239 line 240 t v t vsw t vbp t vdisp t vfp even field vsync hsync data invalid data invalid data line 1 line 2 line 3 line 239 line 240 t v t vsw t vbp t vdisp t vfp odd field www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 12 / 56 c. ups052 timing conditions c - 1. ups052 (320 mode 24.545mhz) timing specifica tions parameter symbol min. typ. max. unit. remark dclk frequency 1/t dclk 16 24.55 27 mhz period t h 1472 1560 1644 dclk display period t hdisp 1280 dclk back porch t hbp 220 252 283 dclk front porch t hfp 0 - - dclk hsync pulse width t hsw 1 - - dclk odd period even t v note 1 262.5 note 1 t h odd display period even t vdisp 240 t h odd 11 18 24 back porch even t vbp 10.5 17.5 23.5 t h odd 0 4.5 - front porch even t vfp 0 5 - t h odd vsync pulse width even t vsw 1 - - dclk note 2, 3 note 1: min. and max. value of vsync period are rel ated to hsync period and vs back porch. note 2: this chip supports both interlace & non-int erlace mode. note 3: please keep frame over 50 hz to get the bet ter display quality. b - 2. ups052 (360 mode 27mhz) timing specification s parameter symbol min. typ. max. unit. remark dclk frequency 1/t dclk 16 27 27 mhz period t h 1620 1716 1809 dclk display period t hdisp 1440 dclk back porch t hbp 220 252 283 dclk front porch t hfp 0 - - dclk hsync pulse width t hsw 1 - - dclk odd period even t v note 1 262.5 note 1 t h odd display period even t vdisp 240 t h odd 11 18 24 back porch even t vbp 10.5 17.5 23.5 t h odd 0 4.5 - front porch even t vfp 0 - - t h odd vsync pulse width even t vsw 1 - - dclk note 2, 3 note 1: min. and max. value of vsync period are rel ated to hsync period and vs back porch. note 2: this chip supports both interlace & non-int erlace mode. note 3: please keep frame over 50 hz to get the bet ter display quality. www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 13 / 56 hsync dclk data invalid data r0 g0 b0 invalid data ups052 input horizontal signal t hsw t hbp t ds t dh t dclk t hdisp t hfp t h r1 g1 b1 vsync t hsw dummy note: please send 00h as blanking data. www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 14 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. ups052 input vertical signal vsync hsync data invalid data invalid data line 1 line 2 line 3 line 239 line 240 t v t vsw t vbp t vdisp t vfp even field vsync hsync data invalid data invalid data line 1 line 2 line 3 line 239 line 240 t v t vsw t vbp t vdisp t vfp odd field www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 15 / 56 d. ccir656 timing conditions d - 1. ccir656 timing specifications parameter symbol min. typ. max. unit. remark dclk frequency 1/t dclk 16 27 27 mhz period t h 1620 1716 1809 dclk display period t hdisp 1440 dclk back porch t hbp 241 273 304 dclk front porch t hfp 4 4 4 dclk hsync pulse width t hsw 1 - - dclk odd period even t v note 1 262.5 note 1 t h odd display period even t vdisp 240 t h odd 11 18 24 back porch even t vbp 10.5 17.5 23.5 t h odd 0 4.5 - front porch even t vfp 0 5 - t h odd vsync pulse width even t vsw 1 - - dclk note 2 note 1: min. and max. value of vsync period are rel ated to hsync period and vs back porch. note 2: please keep frame over 50 hz to get the bet ter display quality. ccir656 data input format d- 2. ccir656 decoding: ff 00 00 xy signals are involved with hsync, vsync and field. xy encodes following bits: f = field select v = indicate vertical blanking h = 1 if eav else 0 for sav p3-p0 = protection bits p3 = v h, p2 = f h, p1 = f v, p0 = f v h represents the exclusive -or function. it is controlled by ?end of video? (eav) and ?start of video? (sav) timing references. horizontal blanking section consists of repeating p attern 80 10 80 10 d[7..0] dclk (27mhz) ffh 00h 00h xy (sav) cb0 y0 cr0 y1 cb 718 y718 cr 718 y719 ffh 00h 00h invalid data invalid data xy (eav) 720 ccir valid data www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 16 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. xy d7(msb) d6 d5 d4 d3 d2 d1 d0(lsb) 1 f v h p3 p2 p1 p0 d- 3. ccir656 to rgb conversion r = 1.164 (y-16) + 1.596 (cr-128) g = 1.164 (y-16) - 0.813 (cr-128) - 0.392 (cb-128) b = 1.164 (y-16) + 2.017 (cb-128) where y: 0~255, cr: 0~255, cb: 0~255 d- 4. ccir656 vertical timing format (ntsc) line number f v h (eav) h (sav) 1-3 1 1 1 0 4-22 0 1 1 0 23-262 0 0 1 0 263-265 0 1 1 0 266-285 1 1 1 0 286-525 1 0 1 0 f h v 1 even field eav blanking 0 odd field sav active video blanking field 1 act ive video blanking field 2 active video line 1(v=1) line line line line line 3 line line 4 filed 1 (f=0) odd filed 2 (f=1) even h = 1 eav h = 0 sav www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 17 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. e. yuv timing e - 1. yuv 640 timing specifications parameter symbol min. typ. max. unit. remark dclk frequency 1/t dclk 16 24.545 27 mhz period t h 1472 1560 1644 dclk display period t hdisp 1280 dclk back porch t hbp 220 252 283 dclk front porch t hfp 0 - - dclk hsync pulse width t hsw 1 - - dclk odd period even t v note 1 262.5 note 1 t h odd display period even t vdisp 240 t h odd 11 18 24 back porch even t vbp 10.5 17.5 23.5 t h odd 0 4.5 - front porch even t vfp 0 5 - t h odd vsync pulse width even t vsw 1 - - dclk note 2 note 1: min. and max. value of vsync period are rel ated to hsync period and vs back porch. note 2: please keep frame over 50 hz to get the bett er display quality. www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 18 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. e - 2. yuv 720 timing specifications parameter symbol min. typ. max. unit. remark dclk frequency 1/t dclk 16 27 27 mhz period t h 1620 1716 1809 dclk display period t hdisp 1440 dclk back porch t hbp 220 252 283 dclk front porch t hfp 0 24 - dclk hsync pulse width t hsw 1 20 50 dclk odd period even t v note 1 262.5 note 1 t h odd display period even t vdisp 240 t h odd 11 18 24 back porch even t vbp 10.5 17.5 23.5 t h odd 0 4.5 - front porch even t vfp 0 5 - t h odd vsync pulse width even t vsw 1 3 200 dclk note 2 note 1: min. and max. value of vsync period are rel ated to hsync period and vs back porch. note 2: please keep frame over 50 hz to get the bett er display quality. www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 19 / 56 hsync dclk data invalid data cb0 invalid data yuv mode a (24.5 mhz) input horizontal signal (sel = 011) t hsw t hbp t dclk t hdisp t hfp t h y0 cr0 y1 y3 cr638 y639 cr2 cb2 y2 hsync dclk data invalid data cr0 invalid data yuv mode b (24.5 mhz) input horizontal signal (sel = 101) t hsw t hbp t dclk t hdisp t hfp t h y0 cb0 y1 y3 cb638 y639 cb2 cr2 y2 www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 20 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. hsync dclk data invalid data cb0 invalid data yuv mode a (27 mhz) input horizontal signal (sel = 100) t hsw t hbp t dclk t hdisp t hfp t h y0 cr0 y1 y3 cr718 y719 cr2 cb2 y2 hsync note 2 : data invalid data cr0 invalid data yuv mode b (27mhz) input horizontal signal (sel = 1 10) t hsw t hbp t dclk t hdisp t hfp t h y0 cb0 y1 y3 cb718 y719 cb2 cr2 y2 www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 21 / 56 f. charge pump structure pvdd nt39010 power supply application notes c1p c1m cp1 power setting power setting charge pump c2p c2m cp2 power setting power setting vgh c4 internal avdd adjustable and regulator avdd c7 power generator for vgh c3 c3p c3m c6 cp3 power setting power setting power setting vgl charge pump (vghx-1) vcac c5 vcac voltage select c4p c4m cp4 power setting power setting vint3 vint1 c2 vint2 c1 vcomdc vcomdc c8 frp frp power setting iled= 20 ma drv vcc vled ( 5.5~10v ) fb (default= 0.6 v) pwm driving output pwm power input l c rfb fb_p normally open fb_n i led = 25ma vcc switch www.datasheet.co.kr datasheet pdf - http://www..net/
www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 23 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. external avdd + internal led driver application circuit note : pwm r/c/l (r200/c100/l100) parameters and compone nt characteristics will effects efficiency and wave like noise. the application circuit is for reference only. if efficiency is not god or wave l ike noise is serious, please adjust rcl parameters t o get best efficiency and display quality pgnd 3.3v vgh vint2 dclk fb led_anode c4m frp vint3 vgoff_h vgoff_l cs c2m d2 c3p vgh d1 c4m sda c3p vgoff_h vcc led_anode d0 c1m c3m vsync avdd c1p avdd q1h vcac c4p vcac d7 gnd vcom vgoff_l vint1 hsync vdd3v3 frp sw scl c4p c2m vint3 c2p c2p fb vint2 vcom pgnd vdd3v3 vint1 c3m pvdd c1p c1m pvdd drv d6 vcc drv vdd3v3 avdd d3 d5 d4 c100 0.01uf/10v q1 fmmt618 r200 27k j3 con40 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 c65 1uf/10v c409 1uf/16v c64 1uf/10v c69 1uf/10v r207 1k c67 1uf/10v l11 120 ohm c70 1uf/10v c68 1uf/10v l10 120 ohm l13 120 ohm c412 1uf/16v c407 1uf/16v r205 22k c411 1uf/16v c410 1uf/16v c414 1uf/16v c421 1uf/16v c406 1uf16/v c408 1uf/16v c415 1uf/25v c420 4.7uf/16v vr1 vr103g 1 3 2 l15 120 ohm c413 1uf/25v r209 33k led100 nscw215 l100 82uh d100 fs1j3 c405 10uf c403 1uf/10v r208 24 led build in on lcd (led cathode) t2 bit 6 = 'l' => external vcom dc note 1 : t2 bit6 select for vcom_dc voltage generated from internal or external circuit. note 2: about pwm rc parameters, please refer "g.ap plication notes 12 the difference between this model and prev ious model" vcdc sagami 7e04nb-820m note 2 note 1 switch www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 24 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. external avdd + internal vcom dc application circuit note : pwm r/c/l (r200/c100/l100) parameters and compone nt characteristics will effects efficiency and wave like noise. the application circuit is for ref erence only. if efficiency is not god or wave like noise is serious, please adjust rcl parameters t o get best efficiency and display quality pgnd 3.3v 3.3v 3.3v 3.3v c2m c3m pvdd drv c3p avdd vcc c4p c2p vcc c4m c1m c1p frp vcom vgl scl gnd d3 c3p vgh vgoff_h vsync vcc led_anode d6 c2m c3m d0 c1p sda avdd c4m q1h vint2 vgoff_l pgnd drv pvdd d5 dclk frp c2p vint3 vcac d7 fb vint1 d4 d1 c4p c1m d2 cs vcom hsync sw led_anode vcac vint2 vint1 vint3 vgh fb c422 4.7uf/16v c421 1uf/10v(x7r) c65 1uf/10v led100 nscw215 c69 1uf10v c64 1uf/10v c68 1uf/10v l10 120 ohm c100 0.01uf/10v c70 1uf/10v c412 1uf/16v l11 120 ohm c409 1uf16v d100 fs1j3 q1 fmmt618 c405 10uf c407 1uf/16v c67 1uf/10v l13 120 ohm r208 24 c408 1uf/16v c406 1uf/16v l100 82uh c410 1uf/16v c411 1uf16v c414 1uf/16v c415 1uf/25v l15 120 ohm c403 1uf/10v r200 27k c413 1uf/25v j3 con40 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 7e04nb-820m sagami note 1: t2 bit6 select for vcom_dc voltage generated from internal or external circuit. note 1 note 2 note 2: about pwm rc parameters, please refer ""g.a pplication notes/12 the difference between this model and prev ious model" led build in on lcd t2 bit 6 = 'h' => internal vcom dc switch www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 25 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. note 1 : zxlk1100 provide fb voltage 0.1v. if we want to k eep led current at 25ma, r208 have to set to 4 ohm. pgnd scl gnd d3 c3p c3p vgh vglc vsync vdd3v3 vint1 vcc led_anode d6 c2m c3m vint2 d0 c1p sda avdd c1p c4m vint2 vgl pgnd drv pvdd d5 c4m vglc vcc c4p dclk frp c2p vint3 vcac d7 fb vint1 vdd3v3 c3m d4 d1 c1m pvdd c4p vgh c1m d2 vcom cs vdd3v3 vcom vint3 vcac hsync avdd fb fb vdd3v3 bl_on led_anode led_anode c2p c2m gnd vgl vcc frp j3 con40 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 c64 1uf/10v c69 1uf/10v led100 c65 1uf/10v c409 1uf/16v r207 1k l11 120 ohm c412 1uf/16v c70 1uf/10v l10 120 ohm c68 1uf/10v c405 10uf c421 1uf/16v c407 1uf/16v d100 fs1j3 r205 22k c411 1uf/16v c410 1uf/16v c414 1uf/16v l100 47uh c415 1uf/25v c406 1uf16/v c408 1uf/16v r208 4 c403 1uf c420 4.7uf/16v c413 1uf/25v l15 120 ohm u102 zxld1100 1 2 3 4 5 6 lx gnd fb en vsense vin vr1 vr103g 1 3 2 vcdc sumitomo cxld 120 (led cathode) led build in on lcd internal avdd + external led driver application cir cuit switch www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 26 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. pgnd scl gnd d3 c3p vgh vglc vsync vdd3v3 vint1 vcc led_anode d6 c2m c3m vint2 d0 c1p sda avdd c4m gnd vint2 vgl pgnd drv pvdd d5 vcc dclk frp c2p vint3 vcac d7 fb vint1 vdd3v3 d4 d1 pvdd c4p c1m d2 vcom cs vcom vint3 vcac frp hsync vcc avdd sw led_anode drv vgh vglc c1m c2p c1p c2m c3p c3m c4p c4m fb vgl avdd c100 0.01uf/10v q1 fmmt618 r200 30k c409 1uf/16v j3 con40 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 c64 1uf/10v c69 1uf/10v c65 1uf/10v c412 1uf/16v r207 1k l11 120 ohm c70 1uf/10v l10 120 ohm c68 1uf/10v c407 1uf/16v c421 1uf/16v r205 22k c411 1uf/16v c410 1uf/16v c414 1uf/16v c406 1uf16/v c408 1uf/16v c415 1uf/25v c420 4.7uf/16v c413 1uf/25v l15 120 ohm vr1 vr103g 1 3 2 l100 82uh d100 fs1j3 c405 10uf led100 c403 1uf/10v r208 24 vcdc 7e04nb-820m sagami led build in on lcd internal avdd + internal led driver application circuit note 1 : pwm r/c/l (r200/c100/l100) parameters and compone nt characteristics will effects efficiency and wave like noise. the application circuit is for reference only. if efficiency is not god or wave l ike noise is serious, please adjust rcl paramete rs to get best efficiency and display quality switch www.datasheet.co.kr datasheet pdf - http://www..net/
version: 0.6 page: 27 / 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transforme d to any other forms without permission from au optronics corp. pgnd c2m c4m d3 sda vint2 c4p hsync vglc d5 c2p c2p c1m d6 avdd dclk vint3 vint1 vcc c1p c3p vcac c2m vgl fb pvdd gnd vsync c1m cs vgl sw pgnd avdd vgh c3m vcac d4 vint2 d2 3.3v drv c4p vcc d0 c1p c4m d1 c3m d7 vcom avdd drv led_anode c3p scl pvdd frp vglc gnd fb 3.3v vgh led_anode vint1 vint3 vcom frp c421 1uf/10v(x7r) c422 4.7uf/16v c65 1uf/10v led100 c69 1uf10v c64 1uf/10v l11 120 ohm c68 1uf/10v c412 1uf/16v c409 1uf16v l10 120 ohm c100 0.01uf/10v c70 1uf/10v d100 fs1j3 q1 fmmt618 c407 1uf/16v c405 10uf c415 1uf/25v c414 1uf/16v c411 1uf16v c408 1uf/16v c406 1uf/16v c410 1uf/16v r208 24 l100 82uh c413 1uf/25v c403 1uf/10v r200 30k l15 120 ohm j3 con40 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 sagami 7e04nb-820m note led build in on lcd note 1 : pwm r/c/l (r200/c100/l100) parameters and compone nt characteristics will effects efficiency and wave like noise. the application circuit is for re ference only. if efficiency is not god or wave like noise is serious, please adjust rcl parameters to g et best efficiency and display quality internal avdd + internal vcom dc application circuit switch www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 28/ 56 6. serial interface & register table a. serial interface format b. configuration of serial data at sda terminal is at below msb lsb d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 register address r/w data note: r/w = ?0?  write mode r/w = ?1?  read mode b1 ? write mode waveform b2 ? read mode waveform item symbol conditions min typical max unit t s0 scl to cs 120 ns data setup time t s1 scl to sda 120 ns t h0 scl to cs 120 ns data hold time t h1 scl to sda 120 ns t w1l scl pulse width 120 ns t w1h scl pulse width 120 ns pulse width t w2 cs pulse width 1000 ns scl cs t h1 t s0 50% t w1l t h1h sda t s1 t h0 t w1l t w1h t w2 d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d4 d3 d2 d1 d0 d15 d13 d14 d12 d10 ?0? d9 d7 d8 d6 d4 d5 d3 d2 d0 d1 d15 d13 d14 d12 d10 ?1? d9 d7 d8 d6 d4 d5 d3 d2 d0 d1 write mode read mode www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 29/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. c. register parameters address r/w content no d15 d14 d13 d12 d11 d[10 : 8] d7 d6 d5 d4 d3 d2 d1 d0 r0 0 0 0 0 w x x x x x grb stb shdb shcb r1 0 0 1 0 w x x x reserved reserved pfon reserved r2 0 1 0 0 w x x x x x fpol vset u/d shl r3 0 1 1 0 w x x x x palm pal sel r4 1 0 0 0 w x x x x ddl r5 1 0 1 0 w x x x oea hdl r6 1 1 0 0 w x x x x x x vcsl r7 1 1 1 0 w x x x x gam sel reser ved vlnc avgy reserved t0 0 0 0 1 w x avddadj pdty fbv2 fbv1 fbv0 t1 0 0 1 1 w x x avg avdden t352 const t2 0 1 0 1 w x x vdcen vcomdc t3 0 1 1 1 w x x bradj t4 1 0 0 1 w x x x x x x reserved vnsel t5 1 0 1 1 w x sat hue t6 1 1 0 1 r x reserved note 1: please keep all the reserved registers at ? default value ? to avoid the abnormal display. note 2: register t6 is read only. c1 - default register settings no d15 d14 d13 d12 d11 d[10 : 8] d7 d6 d5 d4 d3 d2 d1 d0 r0 0 0 0 0 r/w x x x x x 1 1 0 1 r1 0 0 1 0 r/w x x x 0 0 0 0 0 1 r2 0 1 0 0 r/w x x x x x 0 0 1 1 r3 0 1 1 0 r/w x x x x 0 0 0 0 1 r4 1 0 0 0 r/w x x x x 0 0 0 0 0 r5 1 0 1 0 r/w x x x 0 0 0 0 0 0 r6 1 1 0 0 r/w x x x x x x 1 1 0 r7 1 1 1 0 r/w x x x x 0 0 0 1 1 t0 0 0 0 1 r/w x 0 0 0 0 0 1 0 0 t1 0 0 1 1 r/w x x 0 0 0 1 0 0 0 t2 0 1 0 1 r/w x x 0 1 0 0 0 0 0 t3 0 1 1 1 r/w x x 1 0 0 0 0 0 0 t4 1 0 0 1 r/w x x x x x x 0 0 0 t5 1 0 1 1 r/w x 1 0 0 0 1 0 0 0 t6 1 1 0 1 r x reserved ?x? => don?t care. www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 30/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. d. detail register description d1. register r0 address bit description default bit3 (grb) global reset bit2 (stb) stand-by mode setting bit1 (shdb) dc-dc converter shutdown setting 0000 [3..0] bit0 (shcb) charge pump shutdown setting 1101b bit3 grb function 0 controller is reset, and the charge pump and dcdc is o ff. reset all registers to default values. 1 normal operation (default) bit2 stb function 0 t-con, source driver and dc-dc converter are off. all outputs are high-z. 1 normal operation (default) bit1 shdb function 0 dc-dc converter is off. (default) 1 dc-dc converter is on. dc-dc controls by stb and power on/off sequence. bit0 shcb function 0 charge pump converter is off. 1 charge pump converter is on. (default) charge pump controls by stb and power on/off sequence . d2. register r1: address bit description default reserved reserved reserved reserved bit1 (pfon) pre-filter setting 0010 [5..0] reserved reserved 00_0001b bit1 pre-filter setting. 0 pre-filter off (default) 1 pre-filter on www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 31/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. d3. register r2: address bit description default bit3 (fpol) frp source driver polarity inversion polarity inversion selection. reserved reserved bit1 (u/d) vertical shift direction selection. 0100 [3..0] bit0 (shl) horizontal shift direction selection. 0011b bit3 fpol function 0 frp = 0 in positive polarity frp = 1 in negative polarity (default) 1 frp = 1 in positive polarity frp = 0 in negative polarity bit1 ud function 0 scan down: first line = g241  g239  ?  g2  last line = g0. 1 scan up: first line=g0  g2  ?  g239  last line=g241. (default) bit0 shl function 0 shift left; first data = s640  s639  ?  s2  last data = s1. 1 shift right: first data = s1  s2  ?  s639  last data = s640 (default) d4. register r3: address bit description default bit4 (palm) pal 1/6, pal1/6, 8 select bit3 (pal) pal/ntsc selection. 0110 [4..0] bit2-0 (sel) input data format selection. 1_0001b bit4 palm function 0 pal 1/6, input format (280 active line). 1 pal1/6 input format (288 active line), (default) bit3 pal function 0 ntsc input format (240 active line), (default) 1 pal input format www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 32/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. bit2-0 sel function 000 ups051 path, special data format: ddx 001 ups052 320rgb 24.54mhz data format (default) 010 ups052 360rgb 27mhz data format 011 yuv mode a 640y 320crcb 24.54mhz data format 100 yuv mode a 720y 360crcb 27mhz data format 101 yuv mode b 640y 320crcb 24.54mhz data format 110 yuv mode b 720y 360crcb 27mhz data format 111 ccir 656 720y 360crcb 27mhz data format d5. register r4: address bit description default 1000 [4..0] bit4-0 (ddl) horizontal data start delay selection 0_0000b d4 d3 d2 d1 d0 value unit 0 0 0 0 0 +0 (default) 0 0 0 0 1 +1 0 0 0 1 0 +2 0 0 0 1 1 +3 0 0 1 0 0 +4 0 0 1 0 1 +5 0 0 1 1 0 +6 0 0 1 1 1 +7 0 1 0 0 0 +8 0 1 0 0 1 +9 0 1 0 1 0 +10 0 1 0 1 1 +11 0 1 1 0 0 +12 0 1 1 0 1 +13 0 1 1 1 0 +14 0 1 1 1 1 +15 1 0 0 0 0 -1 1 0 0 0 1 -2 1 0 0 1 0 -3 1 0 0 1 1 -4 1 0 1 0 0 -5 1 0 1 0 1 -6 1 0 1 1 0 -7 1 0 1 1 1 -8 1 1 0 0 0 -9 1 1 0 0 1 -10 dclk www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 33/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 1 1 0 1 0 -11 1 1 0 1 1 -12 1 1 1 0 0 -13 1 1 1 0 1 -14 1 1 1 1 0 -15 1 1 1 1 1 -16 d6. register r5: address bit description default bit5-4 (oea) odd even advance selection 1010 [5..0] bit3-0 (hdl) vertical delay selection 00_0000b bit5-4 oea function 00 display start @ hdl delay for odd and even field (def ault) 01 display start @ hdl delay for odd field and @ hdl+1 f or even field 1x display start @ hdl+1 delay for odd field and @ hdl+1 for even field bit3-0 hdl function hdl3 hdl2 hdl1 hdl0 value unit 0 0 0 0 +0 (default) 0 0 0 1 +1 0 0 1 0 +2 0 0 1 1 +3 0 1 0 0 +4 0 1 0 1 +5 0 1 1 0 +6 0 1 1 1 +7 1 0 0 0 +8 1 0 0 1 -1 1 0 1 0 -2 1 0 1 1 -3 1 1 0 0 -4 1 1 0 1 -5 1 1 1 0 -6 1 1 1 1 -7 h www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 34/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. d7. register r6: address bit description default 1100 [2..0] bit2-0 (vcom_ac) vcac level adjustment. step 0.2v/lsb. 110b vcsl2 vcsl1 vcsl0 vcac level unit 0 0 0 6.2 0 0 1 6.4 0 1 0 5.0 0 1 1 5.2 1 0 0 5.4 1 0 1 5.6 1 1 0 5.8 (default) 1 1 1 6.0 v d8. register r7: address bit description default bit4 (gamsel) gamma select function reserved reserved bit2 (vlnc) yuv vertical line function bit1 (avgy) average yuv interface luminance y settin g 1110 [4..0] bit0 (dmda) delta data alignment 0_0011 bit4 gamma select function 0 non- linear gamma (default) 1 gamma 2.2 bit2 yuv vertical line function 0 vertical line are 240 (default) 1 vertical line are 234 ntsc: 240 lines scaling to 234-skip 6 lines (1/ 40) pal: 288 lines scaling to 234-skip 54 lines (3/1 6) @ palm = ?h? 280 lines scaling to 234-skip 46 lines (1/6 ) @ palm = ?l? bit1 average yuv interface luminance y setting 0 only use odd y sample for yuv conversion 1 use odd and even y sample for yuc conversion (defaul t) bit0 delta data alignment 0 data alignment by default setting 1 data alignment please reference ups052 timing graph ii (default). (this function disable in ups051 mode.) www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 35/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. d9. register t0: address bit description default bit5-7 (avddadj) select internal avdd voltage bit3-4 (pdty) pwm duty control for dc to dc convert er 0001 [7..0] bit2-0 (fbv) fb voltage adjust 0000_0100b bit 5- 7 select internal avdd voltage 000 3.3v (default) 001 3.5v 010 3.7v 011 3.9v 100 4.1v 101 4.3v 110 4.5v 111 4.7v bit3-4 pwm duty control for dc to dc converter 00 75 %(default) 01 55 % 10 60 % 11 65 % bit2-0 fb voltage adjust 000 0.4v 001 0.45v 010 0.5v 011 0.55v 100 0.6v (default) 101 0.65v 110 0.7v 111 0.75v d10. register t1: address bit description default bit6 (avg) data alignment to scaling down function se lect bit5 (avdden) enable internal avdd bit4 (t352) select ups052 path and input data forma t for 352 rgb 0011 [6..0] bit3-0 (const) rgb contrast level adjustment 000_1000b bit6 data alignment to scaling down function select 0 data alignment by dmda settling (default) 1 data alignment with averaged and input data. (r1, ( g1+3g2)/4, (3b2+b3)/4??.) www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 36/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. bit5 enable internal avdd 0 select external avdd(default) 1 select internal avdd bit4 select ups052 path and input data format for 352 rg b 0 sel setting timing (default) 1 sel setting don?t care, input data for 352 rgb (27 mhz) bit3-0 rgb contrast level adjustment 0x0 0 0x8 1.00 (default) 0xf 1.875 d11. register t2: address bit description default bit6 (vdcen) setting frp output to add dc level 0101 [6..0] bit5-0 (vcom dc) vcom dc level adjustment (16mv/bit) 010_0000b bit6 setting frp output to add dc level 0 external vcom dc (default) 1 internal vcom dc bit5-0 vcom dc level adjustment 0x00 0.188v 0x20 0.7v (default) 0x3f 1.196v d12. register t3: address bit description default 0111 [6..0] bit6-0 (bradj) brightness level adjustment (4/bit) 100_0000b bit6 brightness level adjustment 0x00 -256 0x40 0 (default) 0x7f +256 www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 37/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. d13. register t4: address bit description default reserved reserved 1001 [2..0] bit1-0 (wnsel) wide and narrow display select 000b bit1-0 wide and narrow display select 00 normal display (default) 01 narrow display 10 wide display 11 normal display d14. register t5: address bit description default bit7-4 (sat) yuv saturation constant adjustment (0.125 /bit) 1011 [7..0] bit3-0 (hue) yuv hue adjustment (5deg/bit) 1000_1000b bit7-4 yuv saturation constant adjustment 0x0 0 0x8 1.00 (default) 0xf 1.875 bit3-0 yuv hue adjustment (5deg/bit) 0x0 -40 0x8 0 (default) 0xf 35 note: register t5 is for yuv only. www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 38/ 56 c. optical specification (note 1, note 2, note 3) item symbol condition min. typ. max. unit remark response time rise fall tr tf =0 - - 25 30 50 60 ms ms note 4 contrast ratio cr at optimized viewing angle 120 300 - note 5,6 viewing angle top bottom left right cr R 10 10 30 40 40 15 35 45 45 - - - - deg. note 7 brightness (25mv) y l =0 200 250 - cd/m 2 note 8 x =0 (0.26) (0.31) (0.36) white chromaticity y =0 (0.28) (0.33) (0.38) note 1. ambient temperature = 25 . note 2. to be measured in the dark room. note 3.to be measured on the center area of the pan el with a field angle of 1 by topcon luminance met er m-7, after 10 minutes operation. note 4. definition of response time: output signals of photo detector are measured when the input signals are changed from ?black? to ?whit e? (falling time) and from ?white? to ?black? (rising time), respectively. the response time is defined as the time interval b etween the 10% and 90% of amplitudes. refere to fig ure as follows: note 5. definition of contrast ratio: contrast ratio is calculated with the following for mula. photo detector output when l cd is at ?white? state photo detector output when l cd is at ?black? state s i g n a l ( r e l a t i v e v a l u e ) "black" tr tf "white" "white" 0% 10% 90% 100% contrast ratio (cr) = www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 39/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. note 6. white vi = v i50 1.5v black vi = v i50 2.0v ?? means that the analog input signal swings in ph ase with com signal. ? ? means that the analog input signal swings out of phase with com signal. v i50 : the analog input voltage when transmission is 50% the 100% transmission is defined as the transmissio n of lcd panel when all the input terminals of module are electrically opened. note 7. definition of viewing angle: refer to figure as below. note 8. measure at the center area of the panel whe n all the input terminals of lcd panel are electric ally opened. www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 40/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. d. reliability test items no. test items conditions remark 1 high temperature storage ta= 80 240hrs 2 low temperature storage ta= -25 240hrs 3 high temperature operation ta= 60 240hrs 4 low temperature operation ta= 0 240hrs 5 high temperature and high humidity ta= 60 . 90% rh 240hrs operation 6 heat shock -25 ~80 /50 cycle 2hrs/cyc le non-operation 7 electrostatic discharge 200v,200pf(0  ), once for each terminal non-operation 8 vibration (with carton) random vibration: 0.015g 2 /hz from 5~200hz ? 6db/octave from 200~500hz iec 68-34 9 drop (with carton) height: 60cm 1 corner, 3 edge s, 6 surfaces note 1 ta ambient temperature. note 2 it is forbidden to squeeze the panel when designin g mechanical structure related to panel itself. www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 41/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. e. packing form www.datasheet.co.kr datasheet pdf - http://www..net/
www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 43/ 56 f. outline dimension to avoid applying pressure or stress on the produc ts. these will cause visual defects or luminance no n-uniformity on the lighting area. www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 44/ 56 g. application notes 1. stand-by timing figure 1: stand-by timing diagram note 1: during no dclk, hsync and vsync can be stopp ed. but in all other cases hsync and vsync must be active. note 2: external signal: dclk, vsync, din (d0 ~ d7), stb (by register) internal signal: dc/dc enable s1 ~ s480 (sourc e driver output signal), frp enable g1 ~ g240 (gate driver output signal) and charge pum p enable stb no dclk 1 2 3 4 5 6 dclk vsync valid data don?t care don?t care valid data din normal output normal output normal output s1~s480 g1~g240 charge pump enable frp enable 7 normal output 00h 3fh 1 2 3 4 5 6 7 8 9 10 11 00h www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 45/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 2. power on sequence note 1: external signal: v cc, pv dd, av dd , dclk, vsync, din (d0 ~ d7), stb (by register) internal signal: dc/dc enable s1 ~ s480 (sourc e driver output signal), frp enable, g1 ~ g240 (gate driver output signal) and charge pum p enable. v cc pv dd av dd min: 16 ms don?t care valid data normal output 1 2 3 4 5 6 7 8 9 10 11 00h vsync charge pump enable normal display frp enable din dc/dc enab le source outp ut gate output stb max: 16 ms dclk www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 46/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 3. power off sequence note 1: external signal: v cc, pv dd, av dd , dclk, vsync, din (d0 ~ d7), stb (by register) internal signal: dc/dc enable s1 ~ s480 (sourc e driver output signal), frp enable, g1 ~ g240 (gate driver output signal) and charge pum p enable. v cc pv dd av dd stb dc/dc enable dclk vsync valid data don?t care din normal output s1~s480 g1~g240 charge pump enable frp enable 1 2 3 4 5 6 7 normal output 00h 3fh 8 7 frames 3 frames 4 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 47/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 3. recommend ups051 (9.7 mhz) power on/off setting turn on dcdc/charge pump/ tcon power on power off 1 frame input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 00h set to ups051 mode 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 48/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 4. recommend ups052 320rgb mode (24.54 mhz) power o n/off setting turn on dcdc/charge pump/ tcon power on power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 01h set to ups052 320 mode 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 49/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 5. recommend ups052 360rgb mode (27mhz) power on/of f setting turn on dcdc/charge pump/ tcon power on power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms m ax: 20 msec signal input register r3 02h set to ups052 360 mode 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 50/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 6. recommend yuv mode a 640y 320crcb (24.54 mhz) po wer on/off setting turn on dcdc/charge pump/ tcon power on power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 03h set to yuv mode a 640y 320crcb 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 51/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 7. recommend yuv mode a 720y 360crcb (27 mhz) power on/off setting turn on dcdc/charge pump/ tcon power on power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 04h set to yuv mode a 720y 360crcb 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 52/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 8. recommend yuv mode b 640y 320crcb (24.54 mhz) po wer on/off setting turn on dcdc/charge pump/ tcon power on power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 05h set to yuv mode b 640y 320crcb 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 53/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 9. recommend yuv mode b 720y 320crcb (27 mhz) power on/off setting turn on dcdc/charge pump/ tcon power on power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 06h set to yuv mode b 720y 360crcb 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 54/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 10. recommend ccir656 mode (27 mhz) power on/off se tting power on turn on dcdc/charge pump/ tcon power off 1 frame signal input register r0 dclk / hsync / vsync 7 frames dclk / hsync / vsync vcc/pv dd /av dd min: 16 ms max: 20 msec signal input register r3 07h set to ccir656 mode 0fh r0 data input normal operation don?t care 08h turn off tcon / charge pump / tcon vcc/pv dd /av dd don?t care normal operation data input 9 frames www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 55/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. 11. difference between this model and previous mode ls (a017cn01 v0 ~ v2) a. vcom dc setting because the structure of asic is different between the new model and original one, auo suggests customers adjusting vcom dc value from 0.45 v0.2 to 0.8v0.2 to get the best display quality. b. vcom couple capacitor original panel structure is cst on gate and the new m odel is cst on common. to avoid horizontal cross talk, auo suggests modifying v com couple capacitor (c420) from 1uf to 4.7uf. vcom vcom couple ca pacitor avdd vcom frp r207 1k r205 22k c420 4.7uf/16v vr1 vr103g 1 3 2 vcdc avdd vcom frp r207 1k r205 22k c420 4.7uf/16v vr1 vr103g 1 3 2 vcdc www.datasheet.co.kr datasheet pdf - http://www..net/
version : 0.6 page : 56/ 56 all rights strictly reserved. any portion of this p rper shall not be reproduced, copied, or transformed to any other forms without permission f rom au optronics corp. c. pwm rc parameters auo suggests fine-tuning pwm rc parameters to get the b est display performance. by the way, please modify r20 8 from 30 ohm to 24 ohm to get 25 ma led current. about th e recommend rc parameters, please refer to the follow ing figure. d. esd protection a. auo suggests always sending serial commend to avoid shutdown phenomenon. b. auo suggests connecting iron shell to system gnd to enhance esd protection ability. sw avdd drv c100 0.01uf/10v q1 fmmt618 l100 82uh c403 1uf/10v r200 30k sagami 7e04nb-820m fb led_anode led100 c405 10uf r208 24 led build in on lcd d100 fs1j3 note: these parameters are for pwm duty 75%. www.datasheet.co.kr datasheet pdf - http://www..net/


▲Up To Search▲   

 
Price & Availability of A017CN01V4

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X